# ECE 546 Milestone 2

# Group 14:

Sukhanshu Dukare Tristan Wood Yazhuo Gao

• Plot of complete schematics



• Plot of simulated waveforms

Based on this list of vectors. We should match address 6 then 1 then 5, which we do.





## Design

#### 1. CAM Bit-Cells

The CAM bit-cell uses 8x8 9-T NOR type cells. It writes data with the control of wordline and bitline, also reads data with the control of searchline and outputs results to the matchline. The 9-T NOR type cell has advantages on power and area over traditional 10-T NOR type.





#### 2. Decoder

A 3-to-8 dynamic NAND decoder is implemented to optimize area and power within the peripheral circuitry.



## 3. Encoder

A simple 8:3 Encoder is built to take Match Lines from the bitcell as inputs along with Write enable and converted into match address. Found signal is triggered when one of the match lines go high.



# 4. Flip-flop

The low power MS Flip Flop is utilized in our design.



## 5. Bitline Driver

The Bitline driver receives input word bits from the decoder and assigns it to the bit cells when WENB is low.

